

























|                | XOR G                      | ate |          |    |
|----------------|----------------------------|-----|----------|----|
| Boolean Expre  | ssion Logic Diagram Symbol | 1   | ruth Tab | le |
|                | A                          | Α   | В        | x  |
| $X = A \oplus$ | В                          | 0   | 0        | 0  |
|                | в                          | 0   | 1        | 1  |
|                |                            | 1   | 0        | 1  |
|                |                            | 1   | 1        | 0  |



















| jasonm:<br>Redo to get<br>white space<br>around table<br>(p100) | (                   | Com                 | bina               | ition             | al C                | ircui              | ts                   |
|-----------------------------------------------------------------|---------------------|---------------------|--------------------|-------------------|---------------------|--------------------|----------------------|
|                                                                 | A                   | В                   | С                  | D                 | E                   | x                  |                      |
|                                                                 | 0                   | 0                   | 0                  | 0                 | 0                   | 0                  |                      |
|                                                                 | 0                   | 0                   | 1                  | 0                 | 0                   | 0                  |                      |
|                                                                 | 0                   | 1                   | 0                  | 0                 | 0                   | 0                  |                      |
|                                                                 | 0                   | 1                   | 1                  | 0                 | 0                   | 0                  |                      |
|                                                                 | 1                   | 0                   | 0                  | 0                 | 0                   | 0                  |                      |
|                                                                 | 1                   | 0                   | 1                  | 0                 | 1                   | 1                  |                      |
|                                                                 | 1                   | 1                   | 0                  | 1                 | 0                   | 1                  |                      |
|                                                                 | 1                   | 1                   | 1                  | 1                 | 1                   | 1                  | Page 100             |
| <ul> <li>Becaus<br/>are req</li> </ul>                          | e there<br>uired to | e are th<br>o descr | ree inp<br>ibe all | outs to<br>possib | this cir<br>le inpu | cuit, ei<br>t comb | ght rows<br>inations |
| • This sa                                                       | me ciro             | cuit usi            | ng Boo             | olean a           | lgebra:             |                    |                      |
| (AB +                                                           | AC)                 |                     |                    |                   |                     |                    | 4–24                 |





| edo table<br>101) | operties of Bo         | olean Algebra             |
|-------------------|------------------------|---------------------------|
| Property          | AND                    | OR                        |
| Commutative       | AB = BA                | A + B = B + A             |
| Associative       | (AB)C = A(BC)          | (A + B) + C = A + (B + C) |
| Distributive      | A(B + C) = (AB) + (AC) | A + (BC) = (A + B)(A + C) |
| Identity          | A1 = A                 | A + 0 = A                 |
| Complement        | A(A') = 0              | A + (A') = 1              |
| DeMorgan's law    | (AB)' = A' OR B'       | (A + B)' = A'B'           |
| Page 101          |                        |                           |
|                   |                        |                           |



| jasonm:<br>Redo table<br>(p103) |                                                         | Adde | rs |     |          |
|---------------------------------|---------------------------------------------------------|------|----|-----|----------|
| The rest<br>two bin             | sult of adding<br>ary digits could<br>are a carry value |      |    |     |          |
| Pocall                          | that $1 + 1 = 10$                                       | Α    | В  | Sum | Carry    |
| in base                         | that 1 + 1 = 10                                         | 0    | 0  | 0   | 0        |
| <b>A</b> - i                    |                                                         | 0    | 1  | 1   | 0        |
| A circu     the cur             | It that computes                                        | 1    | 0  | 1   | 0        |
| and pro                         | n or two bits                                           | 1    | 1  | 0   | 1        |
| correct<br>called a             | a half adder                                            |      |    |     | Page 103 |
|                                 |                                                         |      |    |     | 4–29     |







|                                             |         |         | Ν       | /lulti | plexers                                                                                                                             |
|---------------------------------------------|---------|---------|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------|
| S0 - S1 - S2 - Figure 4.11 A select control | D1 D2 E | D3 D4 D | 05 D6 D | 7      | <ul> <li>The control lines</li> <li>S0, S1, and S2</li> <li>determine which</li> <li>of eight other</li> <li>input lines</li> </ul> |
|                                             | S0      | S1      | S2      | F      | (D0 through D7)                                                                                                                     |
|                                             | 0       | 0       | 0       | D0     | (2 c through 2 t)                                                                                                                   |
|                                             | 0       | 0       | 1       | D1     | are routed to the                                                                                                                   |
|                                             | 0       | 1       | 0       | D2     | output (F)                                                                                                                          |
|                                             | 0       | 1       | 1       | D3     |                                                                                                                                     |
|                                             | 1       | 0       | 0       | D4     |                                                                                                                                     |
|                                             | 1       | 0       | 1       | D5     |                                                                                                                                     |
|                                             | 1       | 1       | 0       | D6     |                                                                                                                                     |
| Page 105                                    | 1       | 1       | 1       | D7     | 4–33                                                                                                                                |









| ja:<br>Re<br>(p | sonm:<br>edo table<br>107)                    |               | Integrated Cire                                                                                        | cuits                                                                                                      |
|-----------------|-----------------------------------------------|---------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|
|                 | <ul> <li>Integration</li> <li>numb</li> </ul> | rate<br>per ( | ed circuits (IC) are cla<br>of gates contained in                                                      | ssified by the<br>them                                                                                     |
|                 |                                               |               |                                                                                                        |                                                                                                            |
|                 | Abbreviati                                    | on            | Name                                                                                                   | Number of Gates                                                                                            |
|                 | Abbreviati                                    | on            | Name<br>Small-Scale Integration                                                                        | Number of Gates                                                                                            |
|                 | Abbreviation<br>SSI<br>MSI                    | on            | Name<br>Small-Scale Integration<br>Medium-Scale Integration                                            | Number of Gates 1 to 10 10 to 100                                                                          |
|                 | Abbreviation<br>SSI<br>MSI<br>LSI             | on            | NameSmall-Scale IntegrationMedium-Scale IntegrationLarge-Scale Integration                             | Number of Gates           1 to 10           10 to 100           100 to 100,000                             |
|                 | Abbreviati<br>SSI<br>MSI<br>LSI<br>VLSI       | on            | NameSmall-Scale IntegrationMedium-Scale IntegrationLarge-Scale IntegrationVery-Large-Scale Integration | Number of Gates           1 to 10           10 to 100           100 to 100,000           more than 100,000 |





